# **Dual Mode PWM/Linear BUCK Converter**

The NCP1500 is a dual mode converter that operates as either a pulse width modulated (PWM) buck converter or as a linear regulator. The converter automatically transitions between the two modes. The converter operates as a PWM when a synchronization signal is present at the sync input. The converter operates as a linear regulator in the absence of a synchronization signal. The PWM mode offers excellent performance at normal to heavy loads at the sacrifice of output ripple voltage. The linear mode offers excellent noise rejection at the sacrifice of system efficiency. The user is able to select which mode will give the best performance for a given operating condition. Internal protection features include thermal shutdown with hysteresis and cycle—by—cycle current limit in the PWM mode. Additionally, the converter transitions into PFM mode at very light loads if a synchronization signal is present and an output overvoltage condition is detected.

#### **PWM Features**

- Current Mode Control with Cycle-by-Cycle Current Limit
- Nominal Synchronization Frequency of 270 to 630 kHz
- Built-in Slope Compensation

### **Linear Regulator Features**

• Low Output Noise

#### **Overall Features**

- Thermal Shutdown with Hysteresis
- Digitally Programmable Output Voltage Between 4 Voltages: 1.0, 1.3, 1.5, and 1.8
- Fast Transient Response
- Input Voltage Range From 2.7 V to 5.4 V
- Space Saving Micro8 Package
- Low Shutdown Current of 0.18 μA Typical
- Pb-Free Package is Available

## **Typical Applications**

- Baseband Supplies for Portable Handsets
- PDAs
- Supplies for DSP Circuitry



Figure 1. Typical Operating Circuit



## ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAM



Micro8™ (MSOP-8) DM SUFFIX CASE 846A



A = Assembly Location

′ = Year

W = Work Week

#### PIN CONNECTIONS

| SHD 1            | 0          | 8 | СВО             |
|------------------|------------|---|-----------------|
| SYN 2            |            | 7 | CB1             |
| V <sub>O</sub> 3 |            | 6 | GND             |
| LX 4             |            | 5 | $V_{\text{IN}}$ |
|                  | (Top View) | - |                 |

#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCP1500DMR2  | Micro8              | 4000 Tape/Reel        |
| NCP1500DMR2G | Micro8<br>(Pb-Free) | 4000 Tape/Reel        |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure. BRD8011/D.

## PIN FUNCTION DESCRIPTIONS

| Pin # | Symbol         | Pin Description                                                                                                                                                                                                                               |
|-------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | SHD            | Device is placed in shutdown when SHD is driven low. In shutdown mode, the internal MOSFET and output are turned off. Driven to high for normal operation. This pin is floating internally and needs to be tied to a fixed source externally. |
| 2     | SYN            | External Synchronization Clock Signal Input. If a clock signal is present at this pin, the device will go into PWM mode. If SYN is driven low, the device operates in linear mode.                                                            |
| 3     | V <sub>O</sub> | Connected to internal voltage divider for feedback.                                                                                                                                                                                           |
| 4     | LX             | Pin for the connection between the drain of the internal P-MOSFET and the external inductor.                                                                                                                                                  |
| 5     | $V_{IN}$       | Voltage Supply Input. Bypass with 10 μF capacitor.                                                                                                                                                                                            |
| 6     | GND            | Ground.                                                                                                                                                                                                                                       |
| 7     | CB1            | Control Bit 1 Input for output voltage level selection. Internally pulled low.                                                                                                                                                                |
| 8     | CB0            | Control Bit 0 Input for output voltage level selection. Internally pulled low.                                                                                                                                                                |

## **ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                            | Symbol           | Value        | Unit |
|-----------------------------------------------------------------------------------|------------------|--------------|------|
| Power Supply (Pin 5)                                                              | $V_{IN}$         | -0.3 to 6.0  | V    |
| Input/Output Pins Pin 1–4 & Pin 7–8                                               | V <sub>IO</sub>  | -0.3 to 6.0  | V    |
| Thermal Characteristics Micro8 Plastic Package Thermal Resistance Junction to Air | $R_{	hetaJA}$    | 240          | °C/W |
| Operating Junction Temperature Range                                              | TJ               | -40 to +140  | °C   |
| Operating Ambient Temperature Range                                               | T <sub>A</sub>   | – 40 to +85  | °C   |
| Storage Temperature Range                                                         | T <sub>stg</sub> | - 55 to +150 | °C   |

This device series contains ESD protection and exceeds the following tests:
 Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22–A114.
 Machine Model (MM) ±200 V per JEDEC standard: JESD22–A115.

 Latch–up Current Maximum Rating: ±150 mA per JEDEC standard: JESD78.

**ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 3.6 \text{ V}$ ,  $V_O = 1.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , Fsyn = 600 kHz 50% Duty Cycle sinewave with  $V_H = 2.0 \text{ V}$  and  $V_L = 0 \text{ V}$  for PWM mode;  $T_A = -40 \text{ to } 85^{\circ}\text{C}$  for Min/Max values, unless otherwise noted.)

| VIN ILEAK  VSYNH VSYNL ISYNH ISYNL FSYNC  VCBH                                                             | 2.7<br>-<br>1.3<br>-<br>-<br>-0.5<br>270                                    | -<br>0.06<br>-<br>-<br>-<br>-<br>0 | 5.4<br>0.3<br>10                 | V<br>μA<br>V       |
|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------|----------------------------------|--------------------|
| V <sub>SYNH</sub> V <sub>SYNL</sub> I <sub>SYNH</sub> I <sub>SYNL</sub> F <sub>SYNC</sub> V <sub>CBH</sub> | 1.3<br>-<br>-<br>-0.5                                                       | -<br>-<br>-<br>0                   | 10<br>-<br>1.1                   | V                  |
| V <sub>SYNL</sub> I <sub>SYNH</sub> I <sub>SYNL</sub> F <sub>SYNC</sub>                                    | -<br>-<br>-0.5                                                              | -<br>0                             | 1.1                              |                    |
| V <sub>SYNL</sub> I <sub>SYNH</sub> I <sub>SYNL</sub> F <sub>SYNC</sub>                                    | -<br>-<br>-0.5                                                              | -<br>0                             | 1.1                              |                    |
| I <sub>SYNH</sub> I <sub>SYNL</sub> F <sub>SYNC</sub> V <sub>CBH</sub>                                     | -<br>-0.5                                                                   | 0                                  |                                  | .,                 |
| I <sub>SYNL</sub> F <sub>SYNC</sub> V <sub>CBH</sub>                                                       | -0.5                                                                        |                                    |                                  | V                  |
| F <sub>SYNC</sub>                                                                                          |                                                                             | 0                                  | 0.5                              | μΑ                 |
| V <sub>CBH</sub>                                                                                           | 270                                                                         |                                    | -                                | μΑ                 |
|                                                                                                            |                                                                             | -                                  | 630                              | kHz                |
|                                                                                                            |                                                                             |                                    |                                  |                    |
| 17                                                                                                         | 0.90                                                                        | _                                  | -                                | V                  |
| $V_{CBL}$                                                                                                  | _                                                                           | _                                  | 0.63                             | V                  |
| Ісвн                                                                                                       | -                                                                           | 0.1                                | _                                | μΑ                 |
| I <sub>CBL</sub>                                                                                           | _                                                                           | 0                                  | -                                | μΑ                 |
|                                                                                                            |                                                                             |                                    |                                  |                    |
| V <sub>SHDH</sub>                                                                                          | 0.59                                                                        | _                                  | _                                | V                  |
| V <sub>SHDL</sub>                                                                                          | -                                                                           | _                                  | 0.26                             | V                  |
| I <sub>SHDH</sub>                                                                                          | -                                                                           | 0.1                                | -                                | μΑ                 |
| I <sub>SHDL</sub>                                                                                          | -                                                                           | 0                                  | -                                | μΑ                 |
|                                                                                                            |                                                                             |                                    |                                  |                    |
| V <sub>OUT0</sub>                                                                                          | 0.941<br>1.235<br>1.425<br>1.710                                            | 0.99<br>1.30<br>1.50<br>1.80       | 1.050<br>1.365<br>1.575<br>1.890 | V                  |
| $\Delta V_{out0}$                                                                                          | -<br>-                                                                      | 1.0<br>2.0                         | -<br>-                           | mV                 |
| $\Delta V_{out0}$                                                                                          | -<br>-                                                                      | 1.0<br>13                          | <u>-</u>                         | mV                 |
| TON <sub>MIN</sub>                                                                                         | -                                                                           | 210                                | -                                | nsec               |
| R <sub>DS(ON)_P</sub>                                                                                      | -                                                                           | 0.65                               | 1.2                              | Ω                  |
| $I_{LIM}$                                                                                                  | -                                                                           | 800                                | _                                | mA                 |
|                                                                                                            |                                                                             |                                    |                                  |                    |
| V <sub>out0</sub>                                                                                          | 0.941<br>1.235<br>1.425<br>1.710                                            | 0.99<br>1.30<br>1.50<br>1.80       | 1.050<br>1.365<br>1.575<br>1.890 | V                  |
| ISTART <sub>LIN</sub>                                                                                      | 80                                                                          | -                                  | -                                | mA                 |
|                                                                                                            |                                                                             |                                    |                                  |                    |
| $VO_{PFM}$                                                                                                 | _                                                                           | +5.0                               | +10                              | %                  |
|                                                                                                            |                                                                             |                                    |                                  |                    |
|                                                                                                            |                                                                             |                                    |                                  |                    |
|                                                                                                            | TON <sub>MIN</sub> R <sub>DS(ON)_P</sub> I <sub>LIM</sub> V <sub>out0</sub> | ΔV <sub>out0</sub>                 | ΔV <sub>out0</sub>               | ΔV <sub>out0</sub> |



| Component | Value        | Manufacturer                                                                                                                                               |
|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C1, C2    | 10 μF, 6.3 V | TDK, C3216X5R0J106M                                                                                                                                        |
| L         | 15 μΗ        | TDK, RLF5018T–150MR76 (I <sub>out</sub> = 300 mA)<br>Coilcraft, D01606T–153 (I <sub>out</sub> = 300 mA)<br>TDK, NLC252018T–150 (I <sub>out</sub> = 100 mA) |

Figure 2. Typical Circuit with the Internal Schematic

#### **DETAILED OPERATING DESCRIPTION**

#### Introduction

The NCP1500 is a dual mode regulator intended for use in baseband supplies for portable equipment. Its unique features provide power to the baseband circuitry while, at the same time save valuable battery energy. When the handset is idle, the user can activate the linear regulator function. In this mode, the regulator provides a regulated low current, low noise output voltage keeping the baseband circuit biased. When the handset is in its normal operating mode, the regulator synchronizes to the baseband clock and turns into a switching regulator. This allows the regulator to provide efficient power to the baseband circuit.

## **Operating Description**

#### **Synchronization Protocol and Mode Selection**

The NCP1500 has a SYNC input. The device operates at a fixed switch frequency determined by the frequency of the synchronization signal applied. The part automatically operates in PWM mode after synchronization pulses are present for several cycles. The NCP1500 will output 2 pulses when a sync signal is present. The first is a PWM pulse. This pulse 'sets' a latch that initiates output switch conduction. The width of this pulse controls the minimum on time in PWM mode. The second signal is a slope compensation ramp. A ramp signal is generated. This signal is summed with the current information before being fed into the PWM comparator. The purpose of this circuit is to provide stable operation at output switch duty cycles in excess of 50%. The device automatically switches to linear mode when the SYNC signal is removed for approximately 6.0 µsec. It is recommended that the sync signal be externally pulled low to enable the linear mode. Pulling the pin high or open may cause portions of the circuit to remain active, increasing the total current consumption of the IC. The threshold level of the SYNC signal is typically 1.3 V. The duty cycle of the sync signal must be within 20 to 80%.



Figure 3. Timing Diagram of the SYNC Signal

Figure 3 shows the waveform when the SYNC signal is applied. After several cycles, the MODE select changes and PWM operation is activated with the internal clock signal.

#### Reference/Shutdown

The NCP1500 uses an internal reference, typically at 0.8 V. An external shutdown pin is provided. When this pin is pulled low, the reference and other circuitry are disabled, placing the part into a low quiescent current standby mode. In this mode, the pass device is off and the output voltage will be zero. The typical standby current is 0.18  $\mu$ A.

## **Error Amplifier/Output Voltage Program**

A fully compensated error amplifier is provided inside the NCP1500. No external circuitry is required to stabilize the operation of the NCP1500. The error amplifier provides an error signal to both the PWM circuit and the linear regulator circuit. The output of the error amplifier is directly connected to the linear regulator control circuit. However, the output of the error amplifier is connected first to a subtraction circuit before going to the input of the PWM comparator. The subtraction circuit is activated only during an over current condition. During this condition, a signal proportional to the amount of over current is subtracted from the error amplifier signal. This subtraction results in a lower signal applied to the PWM comparator, thus lowering the output duty cycle.

The output voltage is digitally programmable up to four voltages. Two program pins are provided to accomplish this task. The program pins control a mux, which switch a bank of resistors. The appropriate resistor bank is switched to the error amplifier input, depending on the program input. The following truth table can be used to program the output voltage:

| CB0 | CB1 | Output Voltage |
|-----|-----|----------------|
| 0   | 0   | 1.5            |
| 0   | 1   | 1.8            |
| 1   | 0   | 1.3            |
| 1   | 1   | 1.0            |

Both program pins are internally pulled low. Thus, if the input pins are left open, the output voltage will be 1.5 V.

#### **PWM Section**

The PWM section consists of a PWM comparator, set dominant latch, slope compensation circuit, current sense circuit, and current limit circuit.

The NCP1500 operates as a current mode regulator in PWM mode. In this mode, a PWM pulse from the synchronization section initiates the output switch conduction. Output switch conduction is terminated when the peak inductor current reaches a threshold level established by the error amplifier. The output switch conduction duty cycle is allowed to go to 100% to increase transient load response when going from light load to heavy load.

A reset dominant latch is provided in the NCP1500. A 3 input OR gate controls the reset pin. Any one of the 3 inputs will terminate output switch conduction. Once terminated, output switch conduction cannot begin again until the next PWM pulse. The only state the NCP1500 does not switch every cycle is if the 5% overvoltage comparator trips. When the comparator trips, the switching regulator will remain off until the voltage drops below the nominal voltage. This state

is similar to a PFM mode of operation. Output switch conduction can begin at the next PWM cycle after the OVP input is reset.

Current mode controllers can exhibit an instability at duty cycles over 50%. A slope compensation circuit is provided inside the NCP1500 to overcome the potential instability. Slope compensation consists of a ramp signal generated by the synchronization block and adding this to the current signal. The summed signal is then applied to the PWM comparator.

A current limit feature is provided in the PWM mode only. The current limit is set to allow peak switch current in excess of 800 mA. It is implemented as a cycle—by—cycle current limit. Each on—cycle is treated as a separate situation. Current limiting is implemented by monitoring the output switch transistor current buildup during conduction. An error signal is generated upon sensing an over—current condition. This signal is subtracted from the error amplifier output. This in turn reduces the PWM comparison threshold voltage, thus limiting the output duty cycle.



Figure 4. PWM Waveforms During Normal Operation

## **Linear Mode Operation**

The NCP1500 operates as a linear regulator if the synchronization signal is absent. The part is designed to provide up to 50 mA nominally in this mode. Transients of up to 100 mA can be accommodated if the thermal impact is low. The main output is in series with an external inductor. This can cause a lag in the transient response of the device

when going from light load to heavy load. A bypass transistor is incorporated to release the energy stored in the inductor in order to avoid oscillation within the operation range. (Patent Pending).

The following figure shows the transient step load response of the NCP1500 in this mode of operation.



Figure 5. Load Transient Response in Linear Mode

#### **Over Voltage Protection**

NCP1500 has an overvoltage protection circuit that protects the output during the PWM mode. Normally, in PWM mode, the output switch will conduct at the onset of every synchronization pulse. The minimum output duty cycle is 3%. The output voltage will rise at minimum duty cycle and a light load or no load condition is present at the output. If the output rises more than 5% of the programmed

voltage, an overvoltage comparator will trip. This signal will reset the PWM latch and hold it in a reset condition until the output voltage decays below its threshold. The output will then be allowed to switch at the next synchronization pulse. This type of operation is usually referred to as PFM or skip mode operation.

The following figure is a simulation of the regulator during this condition:



Figure 6. Waveforms of PFM Mode Operation During Over Voltage

#### **Thermal Shutdown**

Internal Thermal Shutdown circuitry is provided to protect the integrated circuit in the event at the maximum junction temperature is exceeded. When activated, typically at 150°C, the PWM latch is reset and the linear regulator control circuitry is disabled. The thermal shutdown circuit is designed with 25°C of hysteresis. This means that the

PWM latch and the regulator control circuitry cannot be re—enabled until the die temperature drops by this amount. This feature is provided to prevent catastrophic failures from accidental device overheating. It is not intended as a substitute for proper heatsinking. The NCP1500 is contained in the Micro8 package.



Figure 7. Power-Up and Power-Down Sequence

#### **APPLICATIONS INFORMATION**



Figure 8. Efficiency in Linear Mode Operation vs. Input Voltage (I<sub>OUT</sub> = 10 mA)



Figure 9. Output Voltage vs. Output Current in LDO Mode



Figure 10. Output Voltage vs. Output Current in PWM Mode



Figure 11. PWM Efficiency

**Table 1. Efficiency Measurement in PWM Mode** 

| V <sub>OUT</sub> | V <sub>IN</sub> | I <sub>OUT</sub> (mA) |     |     |     |     |     |     |     |     |     |     |
|------------------|-----------------|-----------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| (V)              | (V)             | 1                     | 5   | 10  | 20  | 30  | 40  | 60  | 80  | 100 | 200 | 300 |
|                  | 2.5             | 44%                   | 75% | 82% | 86% | 87% | 88% | 88% | 88% | 90% | 84% | 80% |
| 4.5              | 3.0             | 44%                   | 68% | 76% | 82% | 84% | 85% | 86% | 86% | 86% | 83% | 80% |
| 1.5              | 3.6             | 49%                   | 62% | 71% | 79% | 80% | 83% | 83% | 84% | 84% | 82% | 80% |
|                  | 4.2             | 51%                   | 64% | 66% | 75% | 77% | 80% | 81% | 82% | 82% | 82% | 79% |
|                  | 2.5             | 48%                   | 79% | 86% | 90% | 90% | 91% | 91% | 91% | 91% | 87% | 84% |
| 4.0              | 3.0             | 41%                   | 73% | 80% | 85% | 88% | 88% | 89% | 89% | 89% | 86% | 84% |
| 1.8              | 3.6             | 45%                   | 64% | 76% | 83% | 84% | 86% | 86% | 87% | 87% | 85% | 84% |
|                  | 4.2             | 52%                   | 63% | 71% | 78% | 81% | 83% | 84% | 85% | 85% | 85% | 83% |

NOTE: See figure 1 for circuit configuration.

 $C_{in} = C_{out} = C3216X5R106M$ 

L = D01606T-153

#### **PACKAGE DIMENSIONS**

Micro8 (MSOP-8) **DM SUFFIX** CASE 846A-02





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT
  - EXCEED 0.15 (0.006) PER SIDE.

    4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

    5. 846A-01 OBSOLETE, NEW STANDARD 846A-02.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 2.90   | 3.10   | 0.114     | 0.122 |  |
| В   | 2.90   | 3.10   | 0.114     | 0.122 |  |
| С   |        | 1.10   |           | 0.043 |  |
| D   | 0.25   | 0.40   | 0.010     | 0.016 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Н   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| J   | 0.13   | 0.23   | 0.005     | 0.009 |  |
| K   | 4.75   | 5.05   | 0.187     | 0.199 |  |
| L   | 0.40   | 0.70   | 0.016     | 0.028 |  |

## **SOLDERING FOOTPRINT\***



## Micro8™

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Micro8 is a trademark of International Rectifier.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Exx: 303-675-2176 a 800-344-3867 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.